## DIGITAL LOGIC SYLLABUS

| S.No | CONTENT                                    | HOURS | REMARKS      |
|------|--------------------------------------------|-------|--------------|
| 1.   | BINARY SYSTEMS                             | 7     |              |
|      |                                            |       |              |
|      | · Digital Systems                          |       |              |
|      | · Analog and Digital Signal                |       |              |
|      | · Binary Numbers                           |       |              |
|      | · Number-base Conversions                  |       |              |
|      | · Octal and Hexadecimal Numbers            |       |              |
|      | · Complements                              |       |              |
|      | · Signed Binary Numbers                    |       |              |
|      | · Binary Codes                             |       |              |
|      | · Binary Storage and Registers             |       |              |
|      | · Binary Logic                             |       |              |
|      | · Integrated Circuits                      |       |              |
|      |                                            |       |              |
| 2.   | BOOLEAN ALGEBRA AND LOGIC GATES            | 9     |              |
|      |                                            |       |              |
|      | · Binary Logic                             |       |              |
|      | · Switching Circuits and Binary Signals    |       |              |
|      | · Basic Logic Gates                        |       |              |
|      | · Graphic Symbols                          |       |              |
|      | · Timing Diagram                           |       |              |
|      | · Boolean Algebra                          |       |              |
|      | · Rules in Boolean Algebra                 |       |              |
|      | Commutative Laws                           |       |              |
|      | Associative Laws                           |       |              |
|      | Distributive Law                           |       |              |
|      | · Basic Theorems and Properties of Boolean |       |              |
|      | Algebra                                    |       |              |
|      | · Operator Precedence                      |       |              |
|      | · Universal Gates                          |       |              |
|      | IC Digital Logic Families                  |       |              |
|      | · Propagation Delay                        |       | Presentation |
| 3.   | SIMPLIFICATION OF BOOLEAN FUNCTIONS        | 9     |              |
| J.   | SIMI LIFICATION OF BOOLEAN FUNCTIONS       | , ,   |              |
|      | · SOP and POS                              |       |              |
|      | · K-Map                                    |       |              |
|      | Two Variable Map                           |       |              |
|      | Three Variable Map                         |       |              |
|      | Four Variable Map                          |       |              |
|      | · NAND and NOR Implementation              |       |              |
|      | · Canonical and Standard Forms             |       |              |
|      | · Truth Tables                             |       |              |
|      | 114111 140100                              | L     |              |

|    |                                                                                                 |   | I            |
|----|-------------------------------------------------------------------------------------------------|---|--------------|
|    | COMPINATIONAL LOCIC                                                                             |   |              |
| 4. | COMBINATIONAL LOGIC                                                                             | 6 |              |
|    | · Introduction to combinational Circuit                                                         |   |              |
|    |                                                                                                 |   |              |
|    | · Design Procedure · Code Conversion                                                            |   |              |
|    |                                                                                                 |   |              |
|    | · Analysis Procedure                                                                            |   |              |
|    | <ul><li>Obtaining Truth-Table from Logic Diagram</li><li>NAND, NOR and Ex-OR Circuits</li></ul> |   |              |
|    | NAND, NOR and Ex-OR Circuits                                                                    |   |              |
| 5. | COMBINATIONAL LOGIC WITH MSI and LSI                                                            | 8 |              |
|    |                                                                                                 |   |              |
|    | · Introduction to MSI and LSI                                                                   |   |              |
|    | · Adder                                                                                         |   |              |
|    | Binary Adder                                                                                    |   |              |
|    | Decimal Adder                                                                                   |   |              |
|    | BCD Adder                                                                                       |   |              |
|    | · Magnitude Comparator                                                                          |   |              |
|    | · Encoder and Decoders                                                                          |   |              |
|    | · Multiplexers                                                                                  |   |              |
|    | · Types of ROM                                                                                  |   |              |
|    | · Programmable Logic Array (PLA)                                                                |   |              |
|    |                                                                                                 |   | Presentation |
| 6. | SEQUENTIAL LOGIC                                                                                | 9 |              |
|    |                                                                                                 |   |              |
|    | · Introduction to Sequence                                                                      |   |              |
|    | · Flip-Flops                                                                                    |   |              |
|    | · Point                                                                                         |   |              |
|    | · Edge-Triggered Flip-Flop                                                                      |   |              |
|    | · Analysis of Clocked Sequential Circuits                                                       |   |              |
| _  | DEGIGTEDS COUNTEDS IMPRODY INTES                                                                | 0 |              |
| 7. | REGISTERS, COUNTERS and MEMORY UNITS                                                            | 8 |              |
|    | · Registers                                                                                     |   |              |
|    | · Ripple Counters                                                                               |   |              |
|    | · Binary Ripple Counters                                                                        |   |              |
|    | · Synchronous Counters                                                                          |   |              |
|    | · Timing Sequences                                                                              |   |              |
|    | · Johnson Counter                                                                               |   |              |
|    | · Memory Unit (RAM)                                                                             |   |              |
|    |                                                                                                 |   | Presentation |

## LAB PREPARATION

| S.No | Content                                                                            |
|------|------------------------------------------------------------------------------------|
| 1.   | To verify Truth table of basic logic gates and their realization using Universal   |
|      | Gates                                                                              |
| 2.   | To verify De-Morgan's Theorem using two input variables.                           |
| 3.   | To verify Truth tables and construct Adder circuits using logic gates.             |
| 4.   | To verify Truth tables and construct Encoder & Decoder circuits using logic gates. |
| 5.   | To verify Truth tables and Multiplexer and Demultiplexer circuits using logic      |
|      | gates.                                                                             |
| 6.   | Counters(4-bit ripple counter)                                                     |
| 7.   | Flip-Flops (D and J-K)                                                             |